PL EN


Preferencje help
Widoczny [Schowaj] Abstrakt
Liczba wyników
Tytuł artykułu

On-chip Parametric Test of R-2R Ladder Digital-to-Analog Converter and Its Efficiency

Treść / Zawartość
Identyfikatory
Warianty tytułu
Języki publikacji
EN
Abstrakty
EN
This paper deals with the investigation of the fault detection in separated parts of a mixed-signal integrated circuit example by implementing parametric test methods. The experimental Circuit Under Test (CUT) consisting of an 8-bit binary-weighted R-2R ladder digital-to-analog converter and additional on-chip test hardware was designed in a standard 0.35 μm CMOS technology. For detection of catastrophic and parametric faults considered in different parts of the CUT, two dedicated parametric test methods: oscillation-based test technique and IDDQ monitoring were used. For the operational amplifier, on-chip and off-chip approaches have been used to compare the efficiency of both approaches in covering catastrophic faults that are hard to detect. For respective converter parts, the excellent fault coverage of 94.21% of hard-detectable faults by the proposed parametric tests was achieved.
Twórcy
autor
autor
autor
  • Institute of Electronics and Photonics, Faculty of Electrical Engineering and Information Technology, Slovak University of Technology, Ilkovicova 3, Bratislava 812 19, Slovakia, daniel.arbet@stuba.sk
Bibliografia
  • [1] T. Jeng-Horng, M.-J. Hsiao, and T.-Y. Chang, “An embedded built-in-self-test approach for digital-to-analog converters,” in Test Symposium, 2001. Proceedings. 10th Asian , 2001, pp. 423 –428.
  • [2] M. H., “Test requirements for todays and future circuits: A perspective,” in Proceedings of Electronic circuits and Systems , 2005, pp. 1 –10.
  • [3] J. L. H. Diaz, Test and Design-for-Testability in Mixed-Signal Integrated Circuits , 1st ed. Springer, October 2004, no. 1402077246.
  • [4] J. Wibbenmeyer and C.-I. Chen, “Built-in self-test for low-voltage high-speed analog-to-digital converters,” Instrumentation and Measurement, IEEE Transactions on , vol. 56, no. 6, pp. 2748 –2756, dec. 2007.
  • [5] H. Xing, H. Jiang, D. Chen, and R. Geiger, “High-resolution ADC linearity testing using a fully digital-compatible BIST strategy,” Instrumentation and Measurement, IEEE Transactions on , vol. 58, no. 8, pp. 2697 –2705, aug. 2009.
  • [6] K. Arabi, I. Kaminska, and J. Rzeszut, “BIST for D/A and A/D converters,” Design Test of Computers, IEEE , vol. 13, no. 4, pp. 40 –49, winter 1996.
  • [7] “IEEE draft standard for terminology and test methods of digital-to-analog converter devices,” IEEE P1658/D8.8, June 2011 , pp. 1 –127, 28 2011.
  • [8] K. Arabi, B. Kaminska, and M. Sawan, “On chip testing data converters using static parameters,” Very Large Scale Integration (VLSI) Systems, IEEE Transactions on , vol. 6, no. 3, pp. 409 –419, sept. 1998.
  • [9] J. Ramesh, M. Srinivasulu, and K. Gunavathi, “A novel on chip circuit for fault detection in digital to analog converters,” in Control, Automation, Communication and Energy Conservation, 2009. INCACEC 2009. 2009 International Conference on , june 2009, pp. 1 –8.
  • [10] J.-L. Huang, C.-K. Ong, and K.-T. Cheng, “A BIST scheme for on-chip ADC and DAC testing,” in Design, Automation and Test in Europe Conference and Exhibition 2000. Proceedings , 2000, pp. 216 –220.
  • [11] K. Arabi, B. Kaminska, and J. Rzeszut, “A new built-in self-test approach for digital-to-analog and analog-to-digital converters,” in Computer-Aided Design, 1994., IEEE/ACM International Conference on , nov 1994, pp. 491 –494.
  • [12] E. Teraoka, T. Kengaku, I. Yasui, K. Ishikawa, T. Matsuo, H. Wakada, N. Sakashita, Y. Shimazu, and T. Tokuda, “A built-in self-test for ADC and DAC in a single-chip speech CODEC,” in Test Conference, 1993. Proceedings., International , oct 1993, pp. 791 –796.
  • [13] C. W. Lin, S. F. Lin, and S. F. Luo, “A new approach for nonlinearity test of high speed DAC,” in Mixed-Signals, Sensors, and Systems Test Workshop, 2008. IMS3TW 2008. IEEE 14th International , june 2008, pp. 1 –5.
  • [14] C. W. Lin and S. F. Lin, “A BIST scheme for testing DAC,” in Electrical Engineering/Electronics, Computer, Telecommunications and Information Technology (ECTI-CON), 2012 9th International Conference on , may 2012, pp. 1 –4.
  • [15] B. Kaminska and K. Arabi, “Mixed signal DFT: a concise overview,” in Computer Aided Design, 2003. ICCAD-2003. International Conference on , nov. 2003, pp. 672 – 679.
  • [16] E. J. Peralas, A. Rueda, and J. L. Huertas, “New BIST schemes for structural testing of pipelined analog to digital converters,” Journal of Electronic Testing , vol. 17, pp. 373–383, 2001, 10.1023/A:1012747017838. [Online]. Available: http://dx.doi.org/10.1023/A:1012747017838
  • [17] Y. Jun and T. Masayoshi, “A BIST scheme based on resistance match for current-mode R-2R ladder digital-to-analog converter,” in Computer Research and Development (ICCRD), 2011 3rd International Conference on , vol. 3, march 2011, pp. 305 –309.
  • [18] K. Arabi and B. Kaminska, “Parametric and catastrophic fault coverage of analog circuits in oscillation-test methodology,” in VLSI Test Symposium, 1997., 15th IEEE , apr-1 may 1997, pp. 166 –171.
  • [19] G. H. Sanchez, V. G. D. L. V. Diego, and R. Adoracisn, Oscillation-Based Test in Mixed-Signal Circuits (Frontiers in Electronic Testing) . Secaucus, NJ, USA: Springer-Verlag New York, Inc., 2006.
  • [20] K. Arabi and B. Kaminska, “Oscillation-test strategy for analog and mixed-signal integrated circuits,” in VLSI Test Symposium, 1996., Proceedings of 14th , apr-1 may 1996, pp. 476 –482.
  • [21] D. Arbet, J. Brenkus, G. Gyepes, and V. Stopjakova, “Increasing the efficiency of analog OBIST using on-chip compensation of technology variations,” in Design and Diagnostics of Electronic Circuits Systems (DDECS), 2011 IEEE 14th International Symposium on , april 2011, pp. 71 –74.
  • [22] R. Rajsuman, “Iddq testing for CMOS VLSI,” Proceedings of the IEEE , vol. 88, no. 4, pp. 544 –568, april 2000.
  • [23] S. Bhunia, H. Li, and K. Roy, “A high performance IDDQ testable cache for scaled CMOS technologies,” in Test Symposium, 2002. (ATS ’02). Proceedings of the 11th Asian , nov. 2002, pp. 157 – 162.
  • [24] R. Rajsuman, “Design-for-iddq-testing for embedded cores based system-on-a-chip,” in IDDQ Testing, 1998. Proceedings. 1998 IEEE International Workshop on , nov 1998, pp. 69 –73.
  • [25] V. Stopjakova and H. Manhaeve, “CCII+ current conveyor based BIC monitor for IDDQ testing of complex CMOS circuits,” in European Design and Test Conference, 1997. ED TC 97. Proceedings , mar 1997, pp. 266 –270.
  • [26] K. Arabi and B. Kaminska, “Oscillation built-in self test (OBIST) scheme for functional and structural testing of analog and mixed-signal integrated circuits,” in Test Conference, 1997. Proceedings., International , nov 1997, pp. 786 –795.
  • [27] A. M. Brosa and J. Figueras, “Characterization of floating gate defects in analog cells,” Journal of Electronic Testing , vol. 14, pp. 23–31, 1999, 10.1023/A:1008388903741. [Online]. Available: http://dx.doi.org/10.1023/A:1008388903741
Typ dokumentu
Bibliografia
Identyfikator YADDA
bwmeta1.element.baztech-article-LODD-0002-0030
JavaScript jest wyłączony w Twojej przeglądarce internetowej. Włącz go, a następnie odśwież stronę, aby móc w pełni z niej korzystać.