PL EN


Preferencje help
Widoczny [Schowaj] Abstrakt
Liczba wyników
Tytuł artykułu

On reducing PLC response time

Autorzy
Wybrane pełne teksty z tego czasopisma
Identyfikatory
Warianty tytułu
Języki publikacji
EN
Abstrakty
EN
The dual core bit-byte CPU must be equipped with properly designed circuits, providing interface between the two processor units, and making it possible to exploit all its advantages like versatility of the byte unit and speed of the bit unit. First of all, the interface circuits should be designed in such a way, that they don't disturb maximally parallel operation of the units, and that the CPU as a whole works in the same manner as in a standard PLC. The paper presents hardware solutions supporting effective operation of PLC CPU-so Possibilities of solving problems concerning data exchange between a CPU and peripheral circuits were presented, with a special stress on timers and counters, and also on data exchange between the bit unit and the byte unit. The objective of the proposed solutions is to decrease the time necessary for a CPU to access its peripheries.
Rocznik
Strony
229--238
Opis fizyczny
Bibliogr. 13 poz., rys., tab.
Twórcy
autor
  • Institute of Electronics, Silesian University of Technology, 16 Akademicka St., 44-100 Gliwice, Poland, Miroslaw.Chmiel@polsl.pl
Bibliografia
  • [1] G. Michel, Programmable Logic Controllers - Architecture and Applications, John Willey & Sons, London, 1992.
  • [2] J.W. Webb and R.A. Reis, Programmable Logic Controllers: Principles and Applications, Prentice-Hall, Engelwood Cliffs, NJ, 1999.
  • [3] H. Berger, Automating with STEP 7 in LAD and FED SIMATIC S7-300/400 Programmable Controllers, Siemens AG, Monachium, 2001.
  • [4] M. Chmiel and E. Hrynkiewicz, "Remarks on parallel bit-byte CPU structures of programmable logic controllers", Int. Workshop on Discrete Event System Design, DESDes 1, 147-152 (2001).
  • [5] N. Aramaki, Y. Shimokawa, S. Kuno, T. Saitoh, and H. Hashimoto, "A new architecture for high-performance programmable logic controller", Proc. IECON'97 23rd Int. Conf. on Industrial Electronics, Control and Instrumentation, IEEE 1, 187-190 (1997).
  • [6] Siemens A.G., Simatic S7-200 Programmable Controller - System Manual, Siemens AG, Monachium, 2002.
  • [7] Z. Getko, "Programmable systems of binary control", Elektronizacja 18,5-13 (1983), (in Polish).
  • [8] J. Donandt, "Improving response time of programmable logic controllers by use of a Boolean coprocessor", IEEE Comput. Soc. Press. 4, 167-169 (1989).
  • [9] M. Chmiel and E. Hrynkiewicz, "Remarks on parallel bit-byte CPU structures of programmable logic controllers", in: Design of Embedded Control Systems, ed. M. A. Adamski, A. Karatkevich, and M. Wygrzyn, pp. 231-242, Springer Science + Business Media, Inc., Berlin, 2005.
  • [10] M. Chmiel and E. Hrynkiewicz, "Concurrent operation of the processors in bit-byte CPU of industrial PLC", Int. Workshop on Programmable Devices and Systems, PDS'04 1, 15-20 (2004).
  • [11] M. Chmiel, E. Hrynkiewicz, and A. Milik, "Concurrent operation of the processors in bit-byte CPU of a PLC", Preprints of the IFAC World Congress D, 44-49 (2005).
  • [12] M. Chmiel and E. Hrynkiewicz, "Improving of concurrent operation of the bit-byte PLC CPU", Int. Conf. on Programmable Devices and Systems, PDS'06 1, 132-137, (2006).
  • [13] M. Chmiel, A. Malcher, and A. Nowara, "A control system for a metal sheet pickling line", Machine Technologies and Materials, 20-21 (1997), (in Polish).
Typ dokumentu
Bibliografia
Identyfikator YADDA
bwmeta1.element.baztech-article-BPG5-0034-0010
JavaScript jest wyłączony w Twojej przeglądarce internetowej. Włącz go, a następnie odśwież stronę, aby móc w pełni z niej korzystać.