DOI 10.1515/aee-2016-0030

## The flying-capacitor SEPIC converter with the balancing circuit

ADAM KAWA, ROBERT STALA

AGH University of Science and Technology Department of Power Electronics and Energy Control Systems Mickiewicza 30, 30-059 Kraków e-mail: {adamkawa/stala}@agh.edu.pl

(Received: 15.04.2015, revised: 08.08.2015)

Abstract: The paper presents investigation results of the natural balancing phenomena in the flying-capacitor SEPIC converters. The SEPIC converters topologies can be reconfigured to the flying-capacitor topology. Owing to this modification the advantageous increase of frequency of the current in the chokes and the decrease of semiconductors voltages can be achieved which is shown in this paper. Similarly to other multilevel flying capacitor topologies the adequate voltage sharing of the flying capacitors is an important issue for safe operation of the converter. The paper focuses on the analysis of the flying capacitor voltages balancing in the converter by natural currents as well as by the application of the additional RLC balancing booster. The paper proves that the natural balancing can be achieved by the specific application of the balancing circuit in the flying-capacitor SEPIC topology and proves the specific differences in the balancing process by natural currents of converter and with the usage of the balancing circuit. An operation of the converter with the balancing circuit and the natural balancing ability is studied here.

Key words: SEPIC converter, natural balancing, flying-capacitor

### **1. Introduction**

The switch-mode DC-DC converters are commonly used in power electronic systems [1-15]. At the same time, multilevel converters remain the subject of interest of many researches [1-7, 16-27]. There are plenty of new ideas of novel topologies as well as modifications of typical converters. In [1-7] one of the ideas of modification of the switch-mode converters into multilevel topologies is presented. The converters in the flying-capacitor topologies can operate with decreased voltage stress on semiconductors and increased frequency of AC components of currents and voltages.

The SEPIC converters is one of the most popular boost-buck converter in the battery fed applications, such as LED lighting systems [13] but also in other fields [14, 15] where the continuous input current with the boost-buck operation is advantageous. The SEPIC converter in the flying-capacitor topology is demonstrated in [2] as well as in [3-5] in modified three-level topologies. In the flying-capacitor topologies a proper balancing of voltages on flying capacitors is one of the crucial issues for proper operation of the converter. For the switch mode DC-DC converters the problem is addressed in [1] where the method of natural balancing of the flying-capacitor boost and buck-boost converter is presented, but the SEPIC topology is not analyzed there. The flying-capacitor SEPIC converter is the more complex topology than e.g. a boost converter by the application of additional LC components. This paper demonstrates that the flying-capacitor SEPIC converter can also achieve the natural balancing capability. It will be realized by the specific application of the balancing RLC booster. The paper addresses the detailed analysis and proof of the natural balancing process that occurs with the use of the additional RLC booster as well as the natural internal currents of the multilevel SEPIC converter. The natural voltage balance of capacitors applied in multilevel topologies is an issue discovered for flying-capacitor-type converters [22-23] but also H-Bridge converters [24] and NPC converters [25-27].

The paper presents an analysis of the operation of the flying-capacitor SEPIC converter focusing on the following aspects:

- operation of the converter and voltages on switches,
- conditions necessary for triggering and achieving the natural balancing process,
- flying capacitors recharging by the internal current components,
- operation of the converter with the balancing booster,
- current and voltage components on the additional LC components.

Furthermore, the presented analysis discovers more deeply than in [1] the relationship between unbalancing and selective stabilization of the converter by the internal and balancing current. The analytical discussion is verified by Matlab/Simulink simulation results.

### 2. The flying-capacitor SEPIC converter

Fig. 1 presents the topology of the flying-capacitor DC-DC converter. In the analyzed case the converter is composed as the 3-cell topology but in a general case another number of cells can be used.



Fig. 1. The DC-DC SEPIC converter with two flying-capacitor cells



Fig. 2. An example of current flow in the DC-DC SEPIC converter with two flying-capacitor cells

The analyzed converter utilizes two flying capacitors. The transistor and diode branches are composed with 3 components respectively. The current flows via switches and flying capacitors which affects voltage on switches and choke as well as the choke frequency. Fig. 2 presents an example of the current flow in the converter. To achieve the proper modulation, similarly as in [1], the suitable PWM method is implemented, where the control signals *Sn* for a corresponding transistor has the same duty cycle and one third of a period phase shift. PWM can be achieved as carrier-based phase shifted PWM.



Fig. 3. The steady state CCM waveforms in the DC-DC SEPIC converter with two flying-capacitor cells: the flying capacitors voltages  $(u_{C1}, u_{C2})$ , inductors currents  $(i_{Lin}, i_{Ls})$ , power switches control signals (Sn);  $U_{out} = 400 \text{ V}$ ,  $P_{out} = 2 \text{ kW}$ , D = 0.75 and other of parameters according to Table 1

The single switch is controlled by the signal Sn with the switching frequency  $f_{Sw}$ . In such conditions the AC component of the input inductor has frequency of  $3f_{Sw}$ . This is the same

feature as in the converters presented in [1] and can be seen in Fig. 3 that presents the steadystate operation of the 3-cell SEPIC converter. The SEPIC converter utilizes an auxiliary choke and capacitor in the topology ( $L_s$  and  $C_s$  Fig. 1).

Under steady state conditions the voltage ratio of the described converter is the same as for typical SEPIC converter and is given by:

$$k = \frac{U_{\text{out}}}{U_{\text{in}}} = \frac{D}{1 - D},\tag{1}$$

where: *D* is a duty cycle of Sn switching signals

The application of the flying-capacitors in the DC-DC SEPIC converter makes it possible to achieve a decreased voltage of semiconductor switches. The maximum voltages across power switches and diodes are given by:

$$U_{D1 \max} = U_{SP1_{\max}} = U_{Cout} - U_{C1},$$
(2)

$$U_{D2_{\max}} = U_{SP2_{\max}} = U_{C1} - U_{C2}, \tag{3}$$

$$U_{D3 \max} = U_{SP3} = U_{CS} + U_{C2}.$$
 (4)

If the voltages across the switches and the diodes given by (2)(4) are assumed to be equal in balanced state, the following relations could be written (omitting ripple):

$$U_{Cout} - U_{C1bal} = U_{C1bal} - U_{C2bal} = U_{CS} + U_{C2bal} = U_{SPD},$$
(5)

where:

 $U_{SPD}$  is the voltage across the switches and diodes used in further analysis

 $U_{C1bal}, U_{C2bal}$  are the voltages across the capacitors  $C_1, C_2$  in balance state

For further analysis it can be assumed that the capacitance of  $C_s$ ,  $C_1$  and  $C_2$  is big enough for treating voltage across them as constant. During the steady state operation of the converter, the average values of  $u_{cs}$  and  $u_{in}$  are the same. Due to the very low ripple of  $u_{cs}$  it could be assumed that:

$$u_{CS} = u_{\rm in} = {\rm const.} \tag{6}$$

It could be derived from (5) and (6) that voltages across capacitors  $C_1$  and  $C_2$  in a balanced state, are given by:

$$U_{C1} = \frac{2}{3}U_{\text{out}} - \frac{1}{3}U_{\text{in}}, \qquad (7)$$

$$U_{C2} = \frac{1}{3}U_{\text{out}} - \frac{2}{3}U_{\text{in}}.$$
 (8)

Using formulas (2)(8) the maximum voltage across power switches and diodes under a balanced state is derived:

$$U_{SPD} = \frac{1}{3} (U_{out} + U_{in}).$$
 (9)

The formula (9) can be combined with the expression describing output voltage (1):

$$U_{SPD} = \frac{1}{3} U_{\rm in} \frac{1}{1 - D}.$$
 (10)



Fig. 4. The average voltage measurements of the flying-capacitors DC-DC converter vs. duty cycle (D) for  $U_{out} = \text{const} = 400 \text{ V}$ ,  $P_{out} = 2 \text{ kW}$  ( $R_d = 78.8 \Omega$ ). CCM operation. Matlab/Simulink simulation results

Equations (6) to (10) are true only under the steady state of the converter with appropriate flying capacitors voltage sharing but shows the beneficial voltage decrease on semiconductor switches in relation to the basic SEPIC topology. The maximum voltages across the switches are determined by the voltages on the flying-capacitors in the converter. These voltages as well as the voltage on the series capacitor  $C_s$  vary with the input and output voltages. Fig. 4 presents average voltages on the flying-capacitor SEPIC versus the duty cycle under the balanced state.

# **3.** Balancing of the flying-capacitor voltages of the SEPIC converter and application of the balancing circuit

Under the unbalanced state in the flying-capacitor converter the voltages of semiconductor switches rise and the risk of failure increases. In order to maintain the balanced state in the SEPIC converter the RLC balancing booster [1] can be used. Fig. 5 presents the balancing circuit implementation in the flying-capacitor SEPIC converter. The balancing circuit can be connected to the point M as well as N. Both nodes (N and M) are connected together by capacitor  $C_s$  which for balancing current frequency has negligibly low reactance.



Fig. 5. The balancing circuit connection in the flying-capacitor SEPIC converter

Thus, there is no important difference in the balancing process between the case of connection balancing branch to node M or N. However, some practical reasons may be important, because the voltage across the balancing branch connected to the point N has no DC component. Thus, the peak voltage across the balancing branch connected to the node N is definitely lower which affects the size of balancing capacitor  $C_b$ . In the Fig. 6 the voltages across the balancing branch connected in the time and frequency domain. Results are obtained for the balanced as well as the heavily unbalanced converter during the steady state of the operation. The balancing current will arise in this circuit under the unbalanced state only, to prevent purposeless power losses under the balanced state of the resonant frequency adjusted for the  $u_M$  (or  $u_N$ ) voltage frequency under the unbalanced state  $f_{sw}$ . The current of the flying capacitors is determined by control which can be described by the formulas:

$$i_{C1} = (i_{\rm in} - i_b - i_{Ls})(S1(t) - S2(t)), \tag{11}$$

$$i_{C2} = (i_{\rm in} - i_b - i_{Ls})(S2(t) - S3(t)), \tag{12}$$

where:

Sn(t) = 1 if control signal for *Sn* transistor is high, whilst, Sn(t) = 0 if control signal for *Sn* transistor is low. Vol. 65 (2016)



Fig. 6. Voltage in node *M* and *N* under the balanced and unbalanced state presented in time and frequency domain.  $U_{out} = 400 \text{ V}$ ,  $P_{out} = 2 \text{ kW}$  ( $R_d = 78.8 \Omega$ ), D = 0.5. Matlab/Simulink simulation results

The balancing process can occur only when the cycle mean value of currents  $i_{C1}$  or  $i_{C2}$  or both can be nonzero. Due to the orthogonality of harmonics, this condition may be satisfied only when the current  $(i_{in}-i_b-i_{Ls})$  contains the harmonic that corresponds to the harmonic of at least one of the functions:

$$s_1(t) = (S1(t) - S2(t)), \qquad (13)$$

$$s_2(t) = (S2(t) - S3(t)).$$
<sup>(14)</sup>

Functions (13) and (14) have harmonic with  $f_{sw}$  frequency however the harmonic with 3  $f_{sw}$  does not exists, due to  $2\pi/3$  phase shift between each Sn signal. Thus, only the  $f_{sw}$  harmonic of current  $(i_{in}-i_b-i_{Ls})$  can cause the balancing of the flying-capacitor voltages. Higher

than  $3 f_{sw}$  harmonics of the current  $(i_{in} - i_{Ls})$  and functions (13)(14) have negligible influence on the balancing process due to their low amplitudes. Approximation in the first harmonic domain of functions (13) and (14) is given by:

$$s_{1(f_{SW})}(t) = C \left[ \sin(\omega_{SW}t) - \sin\left(\omega_{SW}t - \frac{2\pi}{3}\right) \right] = \sqrt{3}C \sin\left(\omega_{SW}t + \frac{\pi}{6}\right), \tag{15}$$

$$s_{2(f_{SW})}(t) = C \left[ \sin\left(\omega_{SW}t - \frac{2\pi}{3}\right) - \sin\left(\omega_{SW}t + \frac{2\pi}{3}\right) \right] = \sqrt{3}C \sin\left(\omega_{SW}t - \frac{\pi}{2}\right), \tag{16}$$

where: C is a constant which depends on duty ratio of Sn,  $\omega_{sw} = 2\pi f_{sw}$ 

In the  $f_{sw}$  frequency domain the formulas (11) and (12) have the following form:

$$i_{C1(f_{SW})} = \sqrt{3}C(i_{in} - i_b - i_{LS})\sin\left(\omega_{sw}t + \frac{\pi}{6}\right),$$
(17)

$$i_{C2(f_{SW})} = \sqrt{3}C(i_{in} - i_b - i_{LS})\sin\left(\omega_{SW}t - \frac{\pi}{2}\right).$$
 (18)

Currents  $i_{in}$  and  $i_{Ls}$  exist naturally in the converter, but they are known to have insufficient balancing properties. Thus, the additional current  $i_b$ , injected by the balancing circuit  $(R_b L_b C_b)$ , is necessary to perform an effective balancing process. Due to the resonant character of balancing circuit, the balancing current  $i_b$  is triggered only by the  $f_{sw}$  harmonic of voltage in node  $M(u_M)$ . The *M*-node voltage under the steady state has the following form in the SEPIC converter:

$$u_M = U_{\text{Cout}} + U_{\text{CS}} - (U_{\text{Cout}} - U_{\text{C1}})S1(t) - (U_{\text{C1}} - U_{\text{C2}})S2(t) - (U_{\text{CS}} + U_{\text{C2}})S3(t).$$
(19)

On the basis of (19) it follows that under the balanced state:

$$u_M = U_{Cout} + U_{CS} - U_{SPD} (S1(t) + S2(t) + S3(t)).$$
<sup>(20)</sup>

In order to analyze behavior of component S1(t) + S2(t) + S3(t), functions *Sn* can be approximated by the first harmonic of switching frequency (frequency of *Sn* is  $f_{SW}$ ). As a result the sum of three  $2\pi/3$  phase shifted sinus functions with equal amplitudes is achieved:

$$S1_{(f_{SW})}(t) + S2_{(f_{SW})}(t) + S3_{(f_{SW})}(t) = 0.$$
(21)

From (20) and (21) it follows that under the balanced state  $u_{M(fsw)} = 0$ , therefore the balancing current will not be triggered. Obviously other harmonics exist in  $u_M$  but they are not important for the balancing process. Equation (19) can be approximated with the usage of the first ( $f_{sw}$ ) harmonics of functions *Sn*:

$$u_{M(f_{SW})} = C \bigg[ (U_{C1} - U_{Cout}) \sin(\omega_{sw} t) + (U_{C2} - U_{C1}) \sin\left(\omega_{sw} t - \frac{2\pi}{3}\right) + (-U_{CS} - U_{C2}) \sin\left(\omega_{sw} t + \frac{2\pi}{3}\right) \bigg].$$
(22)

The balanced and unbalanced state varies from each other by the factor determined by  $\Delta U_{C1}$  and  $\Delta U_{C2}$ . The formula (22) can be written as:

$$u_{M(f_{SW})} = CU_{SPD} \left[ \sin(\omega_{sw}t) + \sin\left(\omega_{sw}t - \frac{2\pi}{3}\right) + \sin\left(\omega_{sw}t + \frac{2\pi}{3}\right) \right] + C \left[ \Delta U_{C1} \sin(\omega_{sw}t) + (\Delta U_{C2} - \Delta U_{C1}) \sin\left(\omega_{sw}t - \frac{2\pi}{3}\right) - \Delta U_{C2} \sin\left(\omega_{sw}t + \frac{2\pi}{3}\right) \right],$$
(23)

where:

$$\begin{split} \Delta U_{C1} = U_{C1} - U_{C1bal} \,, \\ \Delta U_{C2} = U_{C2} - U_{C2bal} \,, \end{split}$$

 $U_{{\rm C}1bal}, U_{{\rm C}2bal}\,$  are voltages for balanced state, thus:

$$u_{M(f_{SW})} = \sqrt{3}C \left[ \Delta U_{C1} \sin\left(\omega_{SW}t + \frac{\pi}{6}\right) + \Delta U_{C2} \sin\left(\omega_{SW}t - \frac{\pi}{2}\right) \right].$$
(24)

For the  $f_{sw}$  frequency the balancing current has the same phase shift as the voltage component because the balancing circuit  $(R_b L_b C_b)$  is in the resonance with this frequency. Thus, the first harmonic  $(f_{sw})$  of balancing current  $i_b$  is given by:

$$i_{b(f_{SW})} = \frac{u_{M(f_{SW})}}{R_b}.$$
 (25)

The cycle average current of capacitors  $C_1$  and  $C_2$  caused by the balancing current  $i_b$  ( $i_{in}$  and  $i_{Ls}$  are omitted) with the first harmonic approximation can be derived by combining formulas (17), (18) and (25):

$$I_{Cnib}(f_{SW}) = \frac{1}{T_{SW}} \int_{t}^{t+T_{SW}} -i_{b}(f_{SW}) S_{n}(f_{SW}) dt , \qquad (26)$$

$$I_{Clib(f_{SW})} = -\frac{3C^2}{4R_b} \left( 2\Delta U_{Cl} - \Delta U_{C2} \right), \tag{27}$$

$$I_{C2ib(f_{SW})} = -\frac{3C^2}{4R_b} \left( 2\Delta U_{C2} - \Delta U_{C1} \right).$$
<sup>(28)</sup>

The natural current of converter  $(i_{in}-i_{Ls})$  is phase shifted with respect to  $i_b$  by  $-\pi/2$  due to the inductive character of this current. The natural current of the converter  $(i_{in}-i_{Ls})$  causes the cycle average currents of capacitors:

$$I_{CniLin, i_{Ls(f_{Sw})}} = \frac{1}{T_{sw}} \int_{t}^{t+T_{sw}} (i_{in\,fsw} - i_{Ls\,fsw}) S_{n(fsw)} dt,$$
(29)

$$I_{Cli_{in}, i_{L_{s}(f_{sw})}} = \frac{3\sqrt{3}C^{2}}{4\omega_{sw}(L_{in} + L_{s})}\Delta U_{C2},$$
(30)

$$I_{C2i_{in},i_{L_s(f_{sw})}} = -\frac{3\sqrt{3}C^2}{4\omega_{sw}(L_{in}+L_s)}\Delta U_{C1}.$$
(31)

Formulas (26) and (31) are true only under the steady state of operating or for changes of state which are slow in relation to transients of  $i_{inv}$   $i_{b}$ ,  $i_{Ls}$ . In spite of the fact, an AC component of natural converter currents  $i_{in}$ ,  $i_{Ls}$  and injected balancing current  $i_b$  have rather different magnitudes, their balancing effectiveness can be compared. Balancing by the natural currents of the converter is not effective because it works indirectly. It could be explained on the basis of Equations (30) and (31). The positive  $\Delta U_{C1}$  could be assumed, which leads to discharging of capacitor  $C_2$ . Thus, negative  $\Delta U_{C2}$  appears and the negative average current starts to flow through capacitor  $C_1$ . The fundamental condition for balancing voltages requires the sign of the average current of capacitor  $C_n$  to be opposite with respect to the sign of  $\Delta U_{Cn}$ . It denotes that an undercharged capacitor will be charged and vice versa. This condition is satisfied by the natural converter currents, but their indirect character leads to oscillations (Fig. 7a) of the voltage of flying capacitors which are not acceptable in the real implementation. The oscillations are damped due to the dissipative character of components, but the time constant of this damping may be very long. The balancing current  $i_b$  has different influence on the average current of the capacitors. When positive  $\Delta U_{C1}$  occurs,  $i_b$  causes the negative average current of  $C_1$  and twice time lower positive average current of  $C_2$  (as a side effect).

Any deviation of voltage  $U_{C2}$  from balanced value will be reduced in a similar manner. It means that the balancing current  $i_b$  satisfies the fundamental condition expressed above and moreover it acts almost directly which leads to an effective balancing process without any dangerous oscillations (Fig. 7b). Differences between the balancing process achieved by the natural currents of the converter and the injected current  $i_b$  can be noticed also in a steady state operation of the converter. The Fig. 8 presents normalized voltage across flying capacitors versus parallel leakage resistance connected to  $C_1$  for two different series resistance of the balancing branch. The voltages are calculated for the steady state operation of the converter. As previously stated, natural currents of the converter act indirectly and this conclusion can be also proved by comparing Fig. 8a with Fig. 8b.



Fig. 7. The voltage across flying-capacitors and output voltage during a balancing process: a) caused only by the natural converter current, b) with the injected balancing current  $i_b$ ; D = 0.5,  $P_{out} = 2$  kW ( $R_d = 78.8 \Omega$ ). CCM operation. Matlab/Simulink simulation results



Fig. 8. Balancing effectiveness for two different balancer resistance: a)  $R_b = 300 \Omega$ , b)  $R_b = 50 \Omega$ .  $R_{C1L}$  is leakage resistance parallel connected to capacitor  $C_1$ .  $U_{out} = 400 \text{ V}$ , D = 0.5,  $P_{out} = 2 \text{ kW}$  ( $R_d = 78.8 \Omega$ ). Matlab/Simulink simulation results

Fig. 8a ( $R_b = 300 \Omega$ ) definitely shows stronger influence of leakage resistance of capacitor  $C_1$  on voltage across  $C_2$ . Although the capacitor  $C_1$  has simulated leakage current, the voltage  $U_{C1}$  is very close to the proper value. For this high value of  $R_b$  the majority of leakage current of capacitor  $C_1$  is provided by the relatively high value of  $\Delta U_{C2}$ . For lower resistance of balancing branch, natural currents of converter have lower influence on the balancing process. The balancing is more selective in this case. Thus, in the Fig. 8b ( $R_b = 50 \Omega$ ) voltage  $U_{C2}$  is definitely closer to the ideal value and  $U_{C1}$  is somewhat further, but generally speaking balancing is more accurate.

All simulation results in this paper have been gained with the use of the Matlab/Simulink software with the SimScape toolbox. Parameters of the model are presented in Table 1 unless otherwise stated in comments to the results. A simulation model utilized the ideal power switches and diodes. No paristic elements were modeled with the exception of inductors, where a series resistance was implemented. Such simplifications lead to results which may be non-accurate when compared to a real converter but they are useful for proving correctness of the presented theoretical analysis and to manifest specific phenomena.

| Parameter                |           | Value |     |
|--------------------------|-----------|-------|-----|
| SEPIC inductor 1         | $L_{in}$  | 1.125 | mН  |
| SEPIC inductor 1 DCR     | $R_{Lin}$ | 100   | mΩ  |
| SEPIC inductor 2         | $L_s$     | 1.125 | mH  |
| SEPIC inductor 2 DCR     | $R_{Ls}$  | 100   | mΩ  |
| SEPIC coupling capacitor | $C_S$     | 220   | uF  |
| SEPIC flying-capacitor 1 | $C_1$     | 22    | uF  |
| SEPIC flying-capacitor 2 | $C_2$     | 22    | uF  |
| SEPIC output capacitor   | Cout      | 2200  | uF  |
| Balancing inductor       | $L_b$     | 500   | μΗ  |
| Balancing capacitor      | $C_b$     | 45    | nF  |
| Balancing resistor       | $R_b$     | 300   | Ω   |
| Switching frequency      | $f_S$     | 33    | kHz |

Table 1. Parameters of the simulation model

### 4. Conclusions

This paper addressed a problem of balancing of voltages on capacitors of the flyingcapacitor DC-DC SEPIC converter. The detailed analysis as well as the simulation results prove that the SEPIC converter has the ability for stable operation as the flying-capacitor converter. Furthermore an application of the balancing circuit makes it possible to achieve natural voltage balancing of the flying capacitor voltages. The paper presents an original analysis that shows the difference in the balancing phenomena by a natural internal current of a converter and the current of the balancing booster. A specific indirect action of the internal current of the converter on the capacitor voltages under the unbalanced state is described. Also a favorable impact of the balancing booster on the reduction on oscillations in the converter was discovered.

#### References

- [1] Stala R., *The Switch-Mode Flying-Capacitor DC–DC Converters With Improved Natural Balancing*, IEEE Transactions on Industrial Electronics 57: 1369-1382 (2010).
- [2] Ruan X., Wei J., Xue Y., *Three-level converters with the input and output sharing the ground*, Power Electronics Specialist Conference PESC'03, IEEE 34th Annual 4: 1919-1923 (2003).
- [3] Ruan X., Li B., Chen Q., *Three-level converters A new approach in high voltage dc-to-dc conversion*, Power Electronics Specialists Conference, PESC'02. 2002 IEEE 33rd Annual 2: 663-668 (2002).
- [4] Ruan X., Li B., Chen Q., Tan S-C., Tse C.K., Fundamental Considerations of Three-Level DC-DC Converters: Topologies, Analyses and Control, IEEE Transactions on Circuits and Systems I: Regular Papers 55: 3733-3743 (2008).
- [5] Jin K., Ruan X., Zero-Voltage-Switching Multiresonant Three-Level Converters, IEEE Transaction on Industrial Electronics 54: 1705-1715 (2007).
- [6] Forest F., Meynard T.A., Faucher S., Richardeau F., Huselstein J-J, Joubert C., Using the Multilevel Imbricated Cells Topologies in the Design of Low-Power Power-Factor-Corrector Converters, IEEE Transactions on Industrial Electronics 52: 151-161 (2005).
- [7] Francois B., Hautier J.P., Multilevel Structures for Four-Level DC/DC Voltage Conversions: Enhanced Analysis and Control Design Issues, Power Electronics Specialists Conference, PESC'02. 2002 IEEE 33rd Annual 2: 932-937 (2002).
- [8] Janke W., *The description methods of DC-DC power converters*, Przegląd Elektrotechniczny 88(11b): 5-10 (2012) (in Polish).
- [9] Kawa A., Penczek A., Piróg S., DC-DC boost-flyback converter functioning as input stage for one phase low power grid-connected inverter, Archives of Electrical Engineering 63(3): 393-407, ISSN: 2300-2506 (2014).
- [10] Janke W., Averaged models of pulse-modulated DC-DC power converters. Part I. Discussion of standard methods, Archives of Electrical Engineering 61(4): 609-631 (2012).
- [11] Janke W., Averaged models of pulse-modulated DC-DC power converters. Part II. Models based on the separation of variables. Archives of Electrical Engineering 61(4): 633-654 (2012).
- [12] Penczek A., Stala R., Stawiarski Ł., Szarek M., Hardware-in-the-Loop FPGA-based Simulations of Switch – mode Converters for Research and Eucational Purposes, Przegląd Elektrotechniczny 87(11): 194-200 (2011) (in Polish).
- [13] Wojtkowski W., *SEPIC converter for high power LED lighting*, Przegląd Elektrotechniczny 86(10): 260-263 (2010). (in Polish).
- [14] Chen Y., Dai W., Classification and Comparison of BPFC Techniques: A Review, Przegląd Elektrotechniczny 89(2a): 179-186 (2013) (in Polish).
- [15] Kumar C., Kumar N., Radhika P., Torque ripple minimization in bldc motor using dcdc sepic converter, Przegląd Elektrotechniczny 90(9): 146-150 (2014) (in Polish).
- [16] Styński S., Malinowski M., Sędłak M., Sobczuk D., Analysis and comparison of single-phase multilevel PWM flying capacitor converters, Przegląd Elektrotechniczny 89(4): 1-7 (2013) (in Polish).
- [17] Stala R., Pirog S., Baszynski M., Mondzik A., Penczek A., Czekonski J., Gasiorek S., *Results of Investigation of Multicell Converters With Balancing CircuitPart I*, IEEE Transactions on Industrial Electronics 56: 2610-2619 (2009).

- [18] Stala R., Pirog S., Mondzik A., Baszynski M., Penczek A., Czekonski J., S. Gasiorek, *Results of Investigation of Multicell Converters With Balancing CircuitPart II*, IEEE Transactions on Industrial Electronics 56: 2620-2628 (2009).
- [19] Meynard T.A., Foch H., Thomas P., Courault J., Jakob R., Nahrstaedt M., *Multicell Converters: Basics Concepts and Industry Applications*. IEEE Trans. Ind. Electron 49: 955-964 (2002).
- [20] Płatek T., Multilevel FLC converters for traction applications, Przegląd Elektrotechniczny 84(11): 50-56 (2008) (in Polish).
- [21] Swierczyński D., Kaźmierkowski M., Styński S., Analysis of multilevel AC/DC/AC flying capacitor converter fed from single-phase grid, Przegląd Elektrotechniczny 87(1): 153-158 (2011) (in Polish).
- [22] Wilkinson R.H., Meynard T.A., Mouton H. du Toit, Natural Balance of Multicell Converters: The Two-Cell Case, IEEE Transactions on Power Electronics 21: 1649-1657 (2006).
- [23] McGrath B.P., Holmes D.G., *Analytical Modeling of Voltage Balance Dynamics for a Flying Capacitors Multilevel Converter*, IEEE Transactions on Power Electronics 23: 543-550 (2008).
- [24] Lewicki A., *DC-link voltage balancing in cascaded H-Bridge converters*, Archives of Electrical Engineering 63(3): 439-455 (2014).
- [25] Stala R., Methods of DC-link voltage natural balancing in the single-phase NPC inverter with two three-level legs, Przegląd Elektrotechniczny 90(6): 154-159 (2014) (in Polish).
- [26] Stala R., Application of Balancing Circuit for DC-Link Voltages Balance in a Single-Phase Diode-Clamped Inverter With Two Three-Level Legs, IEEE Transactions on Industrial Electronics 58(9): 4185-4195 (2011).
- [27] Stala R., A Natural DC-Link Voltage Balancing of Diode-Clamped Inverters in Parallel Systems, IEEE Transactions on Industrial Electronics 60(11): 5008-5018 (2013).